Details | Last modification | View Log | RSS feed
| Rev | Author | Line No. | Line |
|---|---|---|---|
| 14 | pmbaty | 1 | static const IntrinToName MapData[] = { |
| 2 | { ARM::BI__builtin_arm_cde_cx1, 0, -1}, |
||
| 3 | { ARM::BI__builtin_arm_cde_cx1a, 4, -1}, |
||
| 4 | { ARM::BI__builtin_arm_cde_cx1d, 9, -1}, |
||
| 5 | { ARM::BI__builtin_arm_cde_cx1da, 14, -1}, |
||
| 6 | { ARM::BI__builtin_arm_cde_cx2, 20, -1}, |
||
| 7 | { ARM::BI__builtin_arm_cde_cx2a, 24, -1}, |
||
| 8 | { ARM::BI__builtin_arm_cde_cx2d, 29, -1}, |
||
| 9 | { ARM::BI__builtin_arm_cde_cx2da, 34, -1}, |
||
| 10 | { ARM::BI__builtin_arm_cde_cx3, 40, -1}, |
||
| 11 | { ARM::BI__builtin_arm_cde_cx3a, 44, -1}, |
||
| 12 | { ARM::BI__builtin_arm_cde_cx3d, 49, -1}, |
||
| 13 | { ARM::BI__builtin_arm_cde_cx3da, 54, -1}, |
||
| 14 | { ARM::BI__builtin_arm_cde_vcx1_u32, 60, -1}, |
||
| 15 | { ARM::BI__builtin_arm_cde_vcx1a_u32, 69, -1}, |
||
| 16 | { ARM::BI__builtin_arm_cde_vcx1d_u64, 79, -1}, |
||
| 17 | { ARM::BI__builtin_arm_cde_vcx1da_u64, 89, -1}, |
||
| 18 | { ARM::BI__builtin_arm_cde_vcx1q_m_f16, 108, 100}, |
||
| 19 | { ARM::BI__builtin_arm_cde_vcx1q_m_f32, 120, 100}, |
||
| 20 | { ARM::BI__builtin_arm_cde_vcx1q_m_s16, 132, 100}, |
||
| 21 | { ARM::BI__builtin_arm_cde_vcx1q_m_s32, 144, 100}, |
||
| 22 | { ARM::BI__builtin_arm_cde_vcx1q_m_s64, 156, 100}, |
||
| 23 | { ARM::BI__builtin_arm_cde_vcx1q_m_s8, 168, 100}, |
||
| 24 | { ARM::BI__builtin_arm_cde_vcx1q_m_u16, 179, 100}, |
||
| 25 | { ARM::BI__builtin_arm_cde_vcx1q_m_u32, 191, 100}, |
||
| 26 | { ARM::BI__builtin_arm_cde_vcx1q_m_u64, 203, 100}, |
||
| 27 | { ARM::BI__builtin_arm_cde_vcx1q_m_u8, 215, 100}, |
||
| 28 | { ARM::BI__builtin_arm_cde_vcx1q_u8, 226, -1}, |
||
| 29 | { ARM::BI__builtin_arm_cde_vcx1qa_f16, 242, 235}, |
||
| 30 | { ARM::BI__builtin_arm_cde_vcx1qa_f32, 253, 235}, |
||
| 31 | { ARM::BI__builtin_arm_cde_vcx1qa_m_f16, 273, 264}, |
||
| 32 | { ARM::BI__builtin_arm_cde_vcx1qa_m_f32, 286, 264}, |
||
| 33 | { ARM::BI__builtin_arm_cde_vcx1qa_m_s16, 299, 264}, |
||
| 34 | { ARM::BI__builtin_arm_cde_vcx1qa_m_s32, 312, 264}, |
||
| 35 | { ARM::BI__builtin_arm_cde_vcx1qa_m_s64, 325, 264}, |
||
| 36 | { ARM::BI__builtin_arm_cde_vcx1qa_m_s8, 338, 264}, |
||
| 37 | { ARM::BI__builtin_arm_cde_vcx1qa_m_u16, 350, 264}, |
||
| 38 | { ARM::BI__builtin_arm_cde_vcx1qa_m_u32, 363, 264}, |
||
| 39 | { ARM::BI__builtin_arm_cde_vcx1qa_m_u64, 376, 264}, |
||
| 40 | { ARM::BI__builtin_arm_cde_vcx1qa_m_u8, 389, 264}, |
||
| 41 | { ARM::BI__builtin_arm_cde_vcx1qa_s16, 401, 235}, |
||
| 42 | { ARM::BI__builtin_arm_cde_vcx1qa_s32, 412, 235}, |
||
| 43 | { ARM::BI__builtin_arm_cde_vcx1qa_s64, 423, 235}, |
||
| 44 | { ARM::BI__builtin_arm_cde_vcx1qa_s8, 434, 235}, |
||
| 45 | { ARM::BI__builtin_arm_cde_vcx1qa_u16, 444, 235}, |
||
| 46 | { ARM::BI__builtin_arm_cde_vcx1qa_u32, 455, 235}, |
||
| 47 | { ARM::BI__builtin_arm_cde_vcx1qa_u64, 466, 235}, |
||
| 48 | { ARM::BI__builtin_arm_cde_vcx1qa_u8, 477, 235}, |
||
| 49 | { ARM::BI__builtin_arm_cde_vcx2_u32, 487, -1}, |
||
| 50 | { ARM::BI__builtin_arm_cde_vcx2a_u32, 496, -1}, |
||
| 51 | { ARM::BI__builtin_arm_cde_vcx2d_u64, 506, -1}, |
||
| 52 | { ARM::BI__builtin_arm_cde_vcx2da_u64, 516, -1}, |
||
| 53 | { ARM::BI__builtin_arm_cde_vcx2q_f16, 533, 527}, |
||
| 54 | { ARM::BI__builtin_arm_cde_vcx2q_f32, 543, 527}, |
||
| 55 | { ARM::BI__builtin_arm_cde_vcx2q_m_impl_f16, 566, 553}, |
||
| 56 | { ARM::BI__builtin_arm_cde_vcx2q_m_impl_f32, 583, 553}, |
||
| 57 | { ARM::BI__builtin_arm_cde_vcx2q_m_impl_s16, 600, 553}, |
||
| 58 | { ARM::BI__builtin_arm_cde_vcx2q_m_impl_s32, 617, 553}, |
||
| 59 | { ARM::BI__builtin_arm_cde_vcx2q_m_impl_s64, 634, 553}, |
||
| 60 | { ARM::BI__builtin_arm_cde_vcx2q_m_impl_s8, 651, 553}, |
||
| 61 | { ARM::BI__builtin_arm_cde_vcx2q_m_impl_u16, 667, 553}, |
||
| 62 | { ARM::BI__builtin_arm_cde_vcx2q_m_impl_u32, 684, 553}, |
||
| 63 | { ARM::BI__builtin_arm_cde_vcx2q_m_impl_u64, 701, 553}, |
||
| 64 | { ARM::BI__builtin_arm_cde_vcx2q_m_impl_u8, 718, 553}, |
||
| 65 | { ARM::BI__builtin_arm_cde_vcx2q_s16, 734, 527}, |
||
| 66 | { ARM::BI__builtin_arm_cde_vcx2q_s32, 744, 527}, |
||
| 67 | { ARM::BI__builtin_arm_cde_vcx2q_s64, 754, 527}, |
||
| 68 | { ARM::BI__builtin_arm_cde_vcx2q_s8, 764, 527}, |
||
| 69 | { ARM::BI__builtin_arm_cde_vcx2q_u16, 773, 527}, |
||
| 70 | { ARM::BI__builtin_arm_cde_vcx2q_u32, 783, 527}, |
||
| 71 | { ARM::BI__builtin_arm_cde_vcx2q_u64, 793, 527}, |
||
| 72 | { ARM::BI__builtin_arm_cde_vcx2q_u8, 803, 527}, |
||
| 73 | { ARM::BI__builtin_arm_cde_vcx2q_u8_f16, 812, 803}, |
||
| 74 | { ARM::BI__builtin_arm_cde_vcx2q_u8_f32, 825, 803}, |
||
| 75 | { ARM::BI__builtin_arm_cde_vcx2q_u8_s16, 838, 803}, |
||
| 76 | { ARM::BI__builtin_arm_cde_vcx2q_u8_s32, 851, 803}, |
||
| 77 | { ARM::BI__builtin_arm_cde_vcx2q_u8_s64, 864, 803}, |
||
| 78 | { ARM::BI__builtin_arm_cde_vcx2q_u8_s8, 877, 803}, |
||
| 79 | { ARM::BI__builtin_arm_cde_vcx2q_u8_u16, 889, 803}, |
||
| 80 | { ARM::BI__builtin_arm_cde_vcx2q_u8_u32, 902, 803}, |
||
| 81 | { ARM::BI__builtin_arm_cde_vcx2q_u8_u64, 915, 803}, |
||
| 82 | { ARM::BI__builtin_arm_cde_vcx2q_u8_u8, 928, 803}, |
||
| 83 | { ARM::BI__builtin_arm_cde_vcx2qa_impl_f16, 952, 940}, |
||
| 84 | { ARM::BI__builtin_arm_cde_vcx2qa_impl_f32, 968, 940}, |
||
| 85 | { ARM::BI__builtin_arm_cde_vcx2qa_impl_s16, 984, 940}, |
||
| 86 | { ARM::BI__builtin_arm_cde_vcx2qa_impl_s32, 1000, 940}, |
||
| 87 | { ARM::BI__builtin_arm_cde_vcx2qa_impl_s64, 1016, 940}, |
||
| 88 | { ARM::BI__builtin_arm_cde_vcx2qa_impl_s8, 1032, 940}, |
||
| 89 | { ARM::BI__builtin_arm_cde_vcx2qa_impl_u16, 1047, 940}, |
||
| 90 | { ARM::BI__builtin_arm_cde_vcx2qa_impl_u32, 1063, 940}, |
||
| 91 | { ARM::BI__builtin_arm_cde_vcx2qa_impl_u64, 1079, 940}, |
||
| 92 | { ARM::BI__builtin_arm_cde_vcx2qa_impl_u8, 1095, 940}, |
||
| 93 | { ARM::BI__builtin_arm_cde_vcx2qa_m_impl_f16, 1124, 1110}, |
||
| 94 | { ARM::BI__builtin_arm_cde_vcx2qa_m_impl_f32, 1142, 1110}, |
||
| 95 | { ARM::BI__builtin_arm_cde_vcx2qa_m_impl_s16, 1160, 1110}, |
||
| 96 | { ARM::BI__builtin_arm_cde_vcx2qa_m_impl_s32, 1178, 1110}, |
||
| 97 | { ARM::BI__builtin_arm_cde_vcx2qa_m_impl_s64, 1196, 1110}, |
||
| 98 | { ARM::BI__builtin_arm_cde_vcx2qa_m_impl_s8, 1214, 1110}, |
||
| 99 | { ARM::BI__builtin_arm_cde_vcx2qa_m_impl_u16, 1231, 1110}, |
||
| 100 | { ARM::BI__builtin_arm_cde_vcx2qa_m_impl_u32, 1249, 1110}, |
||
| 101 | { ARM::BI__builtin_arm_cde_vcx2qa_m_impl_u64, 1267, 1110}, |
||
| 102 | { ARM::BI__builtin_arm_cde_vcx2qa_m_impl_u8, 1285, 1110}, |
||
| 103 | { ARM::BI__builtin_arm_cde_vcx3_u32, 1302, -1}, |
||
| 104 | { ARM::BI__builtin_arm_cde_vcx3a_u32, 1311, -1}, |
||
| 105 | { ARM::BI__builtin_arm_cde_vcx3d_u64, 1321, -1}, |
||
| 106 | { ARM::BI__builtin_arm_cde_vcx3da_u64, 1331, -1}, |
||
| 107 | { ARM::BI__builtin_arm_cde_vcx3q_impl_f16, 1353, 1342}, |
||
| 108 | { ARM::BI__builtin_arm_cde_vcx3q_impl_f32, 1368, 1342}, |
||
| 109 | { ARM::BI__builtin_arm_cde_vcx3q_impl_s16, 1383, 1342}, |
||
| 110 | { ARM::BI__builtin_arm_cde_vcx3q_impl_s32, 1398, 1342}, |
||
| 111 | { ARM::BI__builtin_arm_cde_vcx3q_impl_s64, 1413, 1342}, |
||
| 112 | { ARM::BI__builtin_arm_cde_vcx3q_impl_s8, 1428, 1342}, |
||
| 113 | { ARM::BI__builtin_arm_cde_vcx3q_impl_u16, 1442, 1342}, |
||
| 114 | { ARM::BI__builtin_arm_cde_vcx3q_impl_u32, 1457, 1342}, |
||
| 115 | { ARM::BI__builtin_arm_cde_vcx3q_impl_u64, 1472, 1342}, |
||
| 116 | { ARM::BI__builtin_arm_cde_vcx3q_impl_u8, 1487, 1342}, |
||
| 117 | { ARM::BI__builtin_arm_cde_vcx3q_m_impl_f16, 1514, 1501}, |
||
| 118 | { ARM::BI__builtin_arm_cde_vcx3q_m_impl_f32, 1531, 1501}, |
||
| 119 | { ARM::BI__builtin_arm_cde_vcx3q_m_impl_s16, 1548, 1501}, |
||
| 120 | { ARM::BI__builtin_arm_cde_vcx3q_m_impl_s32, 1565, 1501}, |
||
| 121 | { ARM::BI__builtin_arm_cde_vcx3q_m_impl_s64, 1582, 1501}, |
||
| 122 | { ARM::BI__builtin_arm_cde_vcx3q_m_impl_s8, 1599, 1501}, |
||
| 123 | { ARM::BI__builtin_arm_cde_vcx3q_m_impl_u16, 1615, 1501}, |
||
| 124 | { ARM::BI__builtin_arm_cde_vcx3q_m_impl_u32, 1632, 1501}, |
||
| 125 | { ARM::BI__builtin_arm_cde_vcx3q_m_impl_u64, 1649, 1501}, |
||
| 126 | { ARM::BI__builtin_arm_cde_vcx3q_m_impl_u8, 1666, 1501}, |
||
| 127 | { ARM::BI__builtin_arm_cde_vcx3q_u8_impl_f16, 1696, 1682}, |
||
| 128 | { ARM::BI__builtin_arm_cde_vcx3q_u8_impl_f32, 1714, 1682}, |
||
| 129 | { ARM::BI__builtin_arm_cde_vcx3q_u8_impl_s16, 1732, 1682}, |
||
| 130 | { ARM::BI__builtin_arm_cde_vcx3q_u8_impl_s32, 1750, 1682}, |
||
| 131 | { ARM::BI__builtin_arm_cde_vcx3q_u8_impl_s64, 1768, 1682}, |
||
| 132 | { ARM::BI__builtin_arm_cde_vcx3q_u8_impl_s8, 1786, 1682}, |
||
| 133 | { ARM::BI__builtin_arm_cde_vcx3q_u8_impl_u16, 1803, 1682}, |
||
| 134 | { ARM::BI__builtin_arm_cde_vcx3q_u8_impl_u32, 1821, 1682}, |
||
| 135 | { ARM::BI__builtin_arm_cde_vcx3q_u8_impl_u64, 1839, 1682}, |
||
| 136 | { ARM::BI__builtin_arm_cde_vcx3q_u8_impl_u8, 1857, 1682}, |
||
| 137 | { ARM::BI__builtin_arm_cde_vcx3qa_impl_f16, 1886, 1874}, |
||
| 138 | { ARM::BI__builtin_arm_cde_vcx3qa_impl_f32, 1902, 1874}, |
||
| 139 | { ARM::BI__builtin_arm_cde_vcx3qa_impl_s16, 1918, 1874}, |
||
| 140 | { ARM::BI__builtin_arm_cde_vcx3qa_impl_s32, 1934, 1874}, |
||
| 141 | { ARM::BI__builtin_arm_cde_vcx3qa_impl_s64, 1950, 1874}, |
||
| 142 | { ARM::BI__builtin_arm_cde_vcx3qa_impl_s8, 1966, 1874}, |
||
| 143 | { ARM::BI__builtin_arm_cde_vcx3qa_impl_u16, 1981, 1874}, |
||
| 144 | { ARM::BI__builtin_arm_cde_vcx3qa_impl_u32, 1997, 1874}, |
||
| 145 | { ARM::BI__builtin_arm_cde_vcx3qa_impl_u64, 2013, 1874}, |
||
| 146 | { ARM::BI__builtin_arm_cde_vcx3qa_impl_u8, 2029, 1874}, |
||
| 147 | { ARM::BI__builtin_arm_cde_vcx3qa_m_impl_f16, 2058, 2044}, |
||
| 148 | { ARM::BI__builtin_arm_cde_vcx3qa_m_impl_f32, 2076, 2044}, |
||
| 149 | { ARM::BI__builtin_arm_cde_vcx3qa_m_impl_s16, 2094, 2044}, |
||
| 150 | { ARM::BI__builtin_arm_cde_vcx3qa_m_impl_s32, 2112, 2044}, |
||
| 151 | { ARM::BI__builtin_arm_cde_vcx3qa_m_impl_s64, 2130, 2044}, |
||
| 152 | { ARM::BI__builtin_arm_cde_vcx3qa_m_impl_s8, 2148, 2044}, |
||
| 153 | { ARM::BI__builtin_arm_cde_vcx3qa_m_impl_u16, 2165, 2044}, |
||
| 154 | { ARM::BI__builtin_arm_cde_vcx3qa_m_impl_u32, 2183, 2044}, |
||
| 155 | { ARM::BI__builtin_arm_cde_vcx3qa_m_impl_u64, 2201, 2044}, |
||
| 156 | { ARM::BI__builtin_arm_cde_vcx3qa_m_impl_u8, 2219, 2044}, |
||
| 157 | { ARM::BI__builtin_arm_cde_vreinterpretq_u8_u8, 2253, 2236}, |
||
| 158 | }; |
||
| 159 | |||
| 160 | ArrayRef<IntrinToName> Map(MapData); |
||
| 161 | |||
| 162 | static const char IntrinNames[] = { |
||
| 163 | "cx1\000cx1a\000cx1d\000cx1da\000cx2\000cx2a\000cx2d\000cx2da\000cx3\000" |
||
| 164 | "cx3a\000cx3d\000cx3da\000vcx1_u32\000vcx1a_u32\000vcx1d_u64\000vcx1da_u" |
||
| 165 | "64\000vcx1q_m\000vcx1q_m_f16\000vcx1q_m_f32\000vcx1q_m_s16\000vcx1q_m_s" |
||
| 166 | "32\000vcx1q_m_s64\000vcx1q_m_s8\000vcx1q_m_u16\000vcx1q_m_u32\000vcx1q_" |
||
| 167 | "m_u64\000vcx1q_m_u8\000vcx1q_u8\000vcx1qa\000vcx1qa_f16\000vcx1qa_f32\000" |
||
| 168 | "vcx1qa_m\000vcx1qa_m_f16\000vcx1qa_m_f32\000vcx1qa_m_s16\000vcx1qa_m_s3" |
||
| 169 | "2\000vcx1qa_m_s64\000vcx1qa_m_s8\000vcx1qa_m_u16\000vcx1qa_m_u32\000vcx" |
||
| 170 | "1qa_m_u64\000vcx1qa_m_u8\000vcx1qa_s16\000vcx1qa_s32\000vcx1qa_s64\000v" |
||
| 171 | "cx1qa_s8\000vcx1qa_u16\000vcx1qa_u32\000vcx1qa_u64\000vcx1qa_u8\000vcx2" |
||
| 172 | "_u32\000vcx2a_u32\000vcx2d_u64\000vcx2da_u64\000vcx2q\000vcx2q_f16\000v" |
||
| 173 | "cx2q_f32\000vcx2q_m_impl\000vcx2q_m_impl_f16\000vcx2q_m_impl_f32\000vcx" |
||
| 174 | "2q_m_impl_s16\000vcx2q_m_impl_s32\000vcx2q_m_impl_s64\000vcx2q_m_impl_s" |
||
| 175 | "8\000vcx2q_m_impl_u16\000vcx2q_m_impl_u32\000vcx2q_m_impl_u64\000vcx2q_" |
||
| 176 | "m_impl_u8\000vcx2q_s16\000vcx2q_s32\000vcx2q_s64\000vcx2q_s8\000vcx2q_u" |
||
| 177 | "16\000vcx2q_u32\000vcx2q_u64\000vcx2q_u8\000vcx2q_u8_f16\000vcx2q_u8_f3" |
||
| 178 | "2\000vcx2q_u8_s16\000vcx2q_u8_s32\000vcx2q_u8_s64\000vcx2q_u8_s8\000vcx" |
||
| 179 | "2q_u8_u16\000vcx2q_u8_u32\000vcx2q_u8_u64\000vcx2q_u8_u8\000vcx2qa_impl" |
||
| 180 | "\000vcx2qa_impl_f16\000vcx2qa_impl_f32\000vcx2qa_impl_s16\000vcx2qa_imp" |
||
| 181 | "l_s32\000vcx2qa_impl_s64\000vcx2qa_impl_s8\000vcx2qa_impl_u16\000vcx2qa" |
||
| 182 | "_impl_u32\000vcx2qa_impl_u64\000vcx2qa_impl_u8\000vcx2qa_m_impl\000vcx2" |
||
| 183 | "qa_m_impl_f16\000vcx2qa_m_impl_f32\000vcx2qa_m_impl_s16\000vcx2qa_m_imp" |
||
| 184 | "l_s32\000vcx2qa_m_impl_s64\000vcx2qa_m_impl_s8\000vcx2qa_m_impl_u16\000" |
||
| 185 | "vcx2qa_m_impl_u32\000vcx2qa_m_impl_u64\000vcx2qa_m_impl_u8\000vcx3_u32\000" |
||
| 186 | "vcx3a_u32\000vcx3d_u64\000vcx3da_u64\000vcx3q_impl\000vcx3q_impl_f16\000" |
||
| 187 | "vcx3q_impl_f32\000vcx3q_impl_s16\000vcx3q_impl_s32\000vcx3q_impl_s64\000" |
||
| 188 | "vcx3q_impl_s8\000vcx3q_impl_u16\000vcx3q_impl_u32\000vcx3q_impl_u64\000" |
||
| 189 | "vcx3q_impl_u8\000vcx3q_m_impl\000vcx3q_m_impl_f16\000vcx3q_m_impl_f32\000" |
||
| 190 | "vcx3q_m_impl_s16\000vcx3q_m_impl_s32\000vcx3q_m_impl_s64\000vcx3q_m_imp" |
||
| 191 | "l_s8\000vcx3q_m_impl_u16\000vcx3q_m_impl_u32\000vcx3q_m_impl_u64\000vcx" |
||
| 192 | "3q_m_impl_u8\000vcx3q_u8_impl\000vcx3q_u8_impl_f16\000vcx3q_u8_impl_f32" |
||
| 193 | "\000vcx3q_u8_impl_s16\000vcx3q_u8_impl_s32\000vcx3q_u8_impl_s64\000vcx3" |
||
| 194 | "q_u8_impl_s8\000vcx3q_u8_impl_u16\000vcx3q_u8_impl_u32\000vcx3q_u8_impl" |
||
| 195 | "_u64\000vcx3q_u8_impl_u8\000vcx3qa_impl\000vcx3qa_impl_f16\000vcx3qa_im" |
||
| 196 | "pl_f32\000vcx3qa_impl_s16\000vcx3qa_impl_s32\000vcx3qa_impl_s64\000vcx3" |
||
| 197 | "qa_impl_s8\000vcx3qa_impl_u16\000vcx3qa_impl_u32\000vcx3qa_impl_u64\000" |
||
| 198 | "vcx3qa_impl_u8\000vcx3qa_m_impl\000vcx3qa_m_impl_f16\000vcx3qa_m_impl_f" |
||
| 199 | "32\000vcx3qa_m_impl_s16\000vcx3qa_m_impl_s32\000vcx3qa_m_impl_s64\000vc" |
||
| 200 | "x3qa_m_impl_s8\000vcx3qa_m_impl_u16\000vcx3qa_m_impl_u32\000vcx3qa_m_im" |
||
| 201 | "pl_u64\000vcx3qa_m_impl_u8\000vreinterpretq_u8\000vreinterpretq_u8_u8\000"}; |
||
| 202 |